mce.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130
  1. #ifndef _ASM_X86_MCE_H
  2. #define _ASM_X86_MCE_H
  3. #include <linux/types.h>
  4. #include <asm/ioctls.h>
  5. /*
  6. * Machine Check support for x86
  7. */
  8. /* MCG_CAP register defines */
  9. #define MCG_BANKCNT_MASK 0xff /* Number of Banks */
  10. #define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
  11. #define MCG_EXT_P (1ULL<<9) /* Extended registers available */
  12. #define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
  13. #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
  14. #define MCG_EXT_CNT_SHIFT 16
  15. #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
  16. #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
  17. /* MCG_STATUS register defines */
  18. #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
  19. #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
  20. #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
  21. /* MCi_STATUS register defines */
  22. #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
  23. #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
  24. #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
  25. #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
  26. #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
  27. #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
  28. #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
  29. #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
  30. #define MCI_STATUS_AR (1ULL<<55) /* Action required */
  31. #define MCACOD 0xffff /* MCA Error Code */
  32. /* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
  33. #define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
  34. #define MCACOD_SCRUBMSK 0xfff0
  35. #define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
  36. #define MCACOD_DATA 0x0134 /* Data Load */
  37. #define MCACOD_INSTR 0x0150 /* Instruction Fetch */
  38. /* MCi_MISC register defines */
  39. #define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
  40. #define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
  41. #define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
  42. #define MCI_MISC_ADDR_LINEAR 1 /* linear address */
  43. #define MCI_MISC_ADDR_PHYS 2 /* physical address */
  44. #define MCI_MISC_ADDR_MEM 3 /* memory address */
  45. #define MCI_MISC_ADDR_GENERIC 7 /* generic */
  46. /* CTL2 register defines */
  47. #define MCI_CTL2_CMCI_EN (1ULL << 30)
  48. #define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
  49. #define MCJ_CTX_MASK 3
  50. #define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
  51. #define MCJ_CTX_RANDOM 0 /* inject context: random */
  52. #define MCJ_CTX_PROCESS 1 /* inject context: process */
  53. #define MCJ_CTX_IRQ 2 /* inject context: IRQ */
  54. #define MCJ_NMI_BROADCAST 4 /* do NMI broadcasting */
  55. #define MCJ_EXCEPTION 8 /* raise as exception */
  56. /* Fields are zero when not available */
  57. struct mce {
  58. __u64 status;
  59. __u64 misc;
  60. __u64 addr;
  61. __u64 mcgstatus;
  62. __u64 ip;
  63. __u64 tsc; /* cpu time stamp counter */
  64. __u64 time; /* wall time_t when error was detected */
  65. __u8 cpuvendor; /* cpu vendor as encoded in system.h */
  66. __u8 inject_flags; /* software inject flags */
  67. __u16 pad;
  68. __u32 cpuid; /* CPUID 1 EAX */
  69. __u8 cs; /* code segment */
  70. __u8 bank; /* machine check bank */
  71. __u8 cpu; /* cpu number; obsolete; use extcpu now */
  72. __u8 finished; /* entry is valid */
  73. __u32 extcpu; /* linux cpu number that detected the error */
  74. __u32 socketid; /* CPU socket ID */
  75. __u32 apicid; /* CPU initial apic ID */
  76. __u64 mcgcap; /* MCGCAP MSR: machine check capabilities of CPU */
  77. };
  78. /*
  79. * This structure contains all data related to the MCE log. Also
  80. * carries a signature to make it easier to find from external
  81. * debugging tools. Each entry is only valid when its finished flag
  82. * is set.
  83. */
  84. #define MCE_LOG_LEN 32
  85. struct mce_log {
  86. char signature[12]; /* "MACHINECHECK" */
  87. unsigned len; /* = MCE_LOG_LEN */
  88. unsigned next;
  89. unsigned flags;
  90. unsigned recordlen; /* length of struct mce */
  91. struct mce entry[MCE_LOG_LEN];
  92. };
  93. #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
  94. #define MCE_LOG_SIGNATURE "MACHINECHECK"
  95. #define MCE_GET_RECORD_LEN _IOR('M', 1, int)
  96. #define MCE_GET_LOG_LEN _IOR('M', 2, int)
  97. #define MCE_GETCLEAR_FLAGS _IOR('M', 3, int)
  98. /* Software defined banks */
  99. #define MCE_EXTENDED_BANK 128
  100. #define MCE_THERMAL_BANK MCE_EXTENDED_BANK + 0
  101. #define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1) /* MCE_AMD */
  102. #define K8_MCE_THRESHOLD_BANK_0 (MCE_THRESHOLD_BASE + 0 * 9)
  103. #define K8_MCE_THRESHOLD_BANK_1 (MCE_THRESHOLD_BASE + 1 * 9)
  104. #define K8_MCE_THRESHOLD_BANK_2 (MCE_THRESHOLD_BASE + 2 * 9)
  105. #define K8_MCE_THRESHOLD_BANK_3 (MCE_THRESHOLD_BASE + 3 * 9)
  106. #define K8_MCE_THRESHOLD_BANK_4 (MCE_THRESHOLD_BASE + 4 * 9)
  107. #define K8_MCE_THRESHOLD_BANK_5 (MCE_THRESHOLD_BASE + 5 * 9)
  108. #define K8_MCE_THRESHOLD_DRAM_ECC (MCE_THRESHOLD_BANK_4 + 0)
  109. #endif /* _ASM_X86_MCE_H */